1. Jerry Yiu and Rabi Mahapatra, “Self-Evolving Hierarchical A* Search”, GHPC 2020, Houston, Poster Publication, February 2020.
  2.  J Dass*, Y Narawane*, R Mahapatra, V Sarin, “FPGA-based Distributed Edge Training of SVM”, Proceedings of the 2019 ACM/SIGDA International Symposium on Field-Programmable Gate Arrays (FPGA 2019)
  3. D Dang*, K Swaminathan, S A Hassnain*, R Mahapatra, “Multilayer Photonic Reservoir Computing for Large-scale Information Processing”, WIP acceptance in IEEE/ACM Design Automation Conf. (DAC) 2018
  4. Akash Sahoo* and Rabi Mahapatra, ” A Motif based IoT Framework for Data Efficiency”, Accepted in the Workshop on Internet of Things, Atlanta 2017.
  5. Aalap Tripathy*, Atish Patra,* Suneil Mohan*, Rabi Mahapatra, “Designing a Collaborative Filtering Recommender on the Single Chip Cloud Computer”, Proceedings of 3rd International Workshop on Petascale data analytics: challenges & opportunities (PDAC ’12), Nov. 12, 2012, Salt Lake City, UT, USA
  6. N. Gupta* and R. N. Mahapatra, “Power Aware Pfair Scheduling in Multiprocessor Real Time Systems”, Cool Work In Progress session at Design and Automation Conference (DAC), 2011.
  7. Suneil Mohan, Aalap Tripathy, Amitava Biswas and Rabi Mahapatra, “Parallel Processor Core for Semantic Search Engines”, Workshop on Large-Scale Parallel Processing (LSPP) – IEEE International Parallel and Distributed Processing Symposium (IPDPS’11), May 16-20, 2011.
  8. A. Mandal, S. Mandal, A. Trpathy, and R. Mahapatra, “A Bio-inspired Framework for Secure System on Chip,” Proceedings of Workshop on SoC Architecture, Acclerator and Workload, Jan 2010.
  9. S. K. Mandal, N. Gupta, A. Mandal, J. Malave, J. D. Lee and R. Mahapatra, “NoCBench: A Benchmarking Platform for Network on Chip”, In Proceedings of Workshop on Unique Chips and Systems, UCAS 2009.
  10. David Beals, Jason Lee, Rabi Mahapatra and Nikhil Gupta, “Verification of COTS System on Chip for Safety Critical Applications,” to appear in the Proceedings of 10th Workshop on Microprocessor Test and Verification, Austin, December 2009.
  11. H. Yu* and R. Mahapatra, “A Power- and Memory-Efficient Hashing for Packet Processing”, to appear as poster paper in IPDPS 2009.
  12. Y. Kim* and R. Mahapatra, “Reusable Context Pipelining for Low Power Coarse-Grained Reconfigurable Architecture”, Proceedings of 15th Reconfigurable Architecture Workshop, IPDPS 2008, pp.1-8.
  13. J. D. Lee* and R. Mahapatra, “Distributed Test Vector Storage for Safety-Critical NoC-based Systems”, to appear in Proceedings of IEEE Workshop on UCAS-4, 2008.
  14. H. Yu*, R. N. Mahapatra, U. Lee; “Power-saving Hybrid CAMs for Parallel Lookups”, Poster Paper in Proceedings of ICNP 2008, pp.1-2.
  15. Heeyeol Yu*, Rabi Mahapatra, “A Pipelined Indexing Hash Table using Bloom and Fingerprint Filters for IP Lookup”, Poster paper in Proceedings of SIGCOMM 2008, pp.463-464.
  16. J. D. Lee*, P. Bhojwani* and R. Mahapatra, “On-Line Health Monitoring via Statistical Clustering of On-Chip Communication”, Workshop on Diagnostic Services in Network-on-Chips – Test, Debug, and On-Line Monitoring, ACM/IEEE DATE 2007.
  17. S. P. Mohanty, E. Kougianos, and R. Mahapatra, “A Comparative Analysis of Gate Leakage and Performance of High-K Nanoscale CMOS Logic Gates,” in Proceedings of the 16th ACM/IEEE International Workshop on Logic and Synthesis (IWLS), pp. 31-38, 2007.
  18. P. Bhojwani*, R. Singhal*, G.  Choi, R. Mahapatra, “Forward Error Correction for On-chip Interconnection Networks”, Proceedings of International Workshop on Unique Chips and Systems (UCAS-II) 2006.
  19. A. Biswas* and R. Mahapatra,” Managing Confidence and Reliability in Complex Software Systems with an Adaptive System Monitor”, NSF Workshop on High-Confidence Software Platforms for Cyber-Physical Systems (HCSP-CPS), Virginia, Nov 2006.
  20. M. Nolan* and R. Mahapatra, “A TDM Test Scheduling Method for Network-on-Chip Systems,” to be presented in IEEE International Workshop on Microprocessor Verification & Testing (MTV) 2005.
  21. H. Kim*, E. J. Kim and R. Mahapatra, “Power Management in RAID Server Disk System Using Multiple Idle States”, Proceedings of International Workshop on Unique Chips and Systems (UCAS) 2005.
  22. N. Goyal* and R. Mahapatra “Energy Characterization of CRAMFS for Embedded Systems”, International Workshop on Software Support for Portable Storage (IWSSPS), March 2005.
  23. N Subramanian*, Sunil Pandita* and Rabi Mahapatra, “Co-Design of Reactive Embedded System for Motion Control in Hostile Environment”, accepted for presentation in 8th IAPR workshop on Machine Vision Applications, Japan, December 2002. (Acceptance rate 66%)
  24. K. Pramaod* and Rabi Mahapatra, “PAP: Power Aware Partitioning of Reconfigurable Systems”, HPCA Workshop on SSRS, Anaheim, CA, Feb. 8, 2003.
  25. Debashis Mohanty*, Rabi Mahapatra and Gwan Choi, “A Design Space Exploration Framework in Multiprocessor SoC Codesign”, Proceedings of Workshop on RTSS Embedded Systems, Dec 3, 2001.
  26. R. N. Mahapatra and B. K. Kar*, “A Systolic Design of Benes and Data Manipulator Network for VLSI Implementation”, Third Intl. Workshop on VLSI System Design, pp.275-282, Jan.1990
  27. L. K. Dash*, R. N. Mahapatra and B. N. Chatterji, “An Efficient Hardware Scheme for Computing Histogram”, Intl. Seminar on Frontiers in Imaging, Trivandrum, July 1990.
  28. R. N. Mahapatra and J. Majumdar*, “Modeling FCT Algorithm on MBCC Multiprocessors”, Indo-US Workshop, Pune, Dec. 1993.
  29. C. R. Tripathy*, R. N. Mahapatra and R. B. Misra, “Reliability Evaluation of MIN by Network Decomposition”, First Intl. Workshop on Parallel Processing, Bangalore, pp.228-233, Dec. 1994.
  30. B. K. Das*, R. N. Mahapatra and B. N. Chatterji, “Design of Multiprocessor Based Image Tracker”, IEEE Conf. on Microprocessor Application on Industrial Instrumentation Systems, Bhubaneswar, August 1994.
  31. B. K. Das*, R. N. Mahapatra and B. N. Chatterji, “Modeling of Wavelet Transform on Multistage Interconnection Network”, Second Australian Conf. on Parallel and Real-Time Systems, Perth, September 1995.
  32. R. N. Mahapatra, B. K. Das*, V. A. Kumar* and B. N. Chatterji, “Performance of 2D IFCT Algorithm on Multiprocessors”, Proc. Workshop on Parallel Processing, BARC, Bombay, Feb.1990.
  33. C. R. Tripathy*, R. B. Misra and R. N. Mahapatra, “An efficient method to evaluate the reliability of multistage interconnection networks”, Proc. Natl. Sem. on Information Technology, Itanagar, India, pp. 1-7, 1993.